Digital Design & Verification; RTL + UVM + Microarchitecture
Job in
Zürich, 8058, Zurich, Kanton Zürich, Switzerland
Listed on 2025-12-12
Listing for:
Botic Partners
Full Time
position Listed on 2025-12-12
Job specializations:
-
Engineering
Systems Engineer, Electronics Engineer, Hardware Engineer, Software Engineer
Job Description & How to Apply Below
Location: Zürich
Digital Design & Verification (RTL + UVM + Microarchitecture)
We are searching for Senior Digital Engineers with strong RTL and Verification expertise to join a deep-tech compute architecture team. The role involves hybrid responsibilities across microarchitecture, RTL development, DV environments and subsystem integration.
Responsibilities- Develop RTL for compute subsystems, controllers, datapaths and interfaces
- Contribute to microarchitecture definition and technical reviews
- Build UVM-based verification environments and test plans
- Drive functional coverage, constrained-random testing and debug
- Support FPGA bring-up and silicon validation activities
- Collaborate with physical design, architecture and mixed-signal teams
- Strong background in RTL coding (System Verilog/Verilog)
- Solid experience with UVM and modern DV methodologies
- Knowledge of SoC integration, buses, protocols (AXI/APB)
- Exposure to FPGA, DFT, CDC/RDC, linting and subsystem verification
- Ability to work across design + verification flows with technical ownership
Note that applications are not being accepted from your jurisdiction for this job currently via this jobsite. Candidate preferences are the decision of the Employer or Recruiting Agent, and are controlled by them alone.
To Search, View & Apply for jobs on this site that accept applications from your location or country, tap here to make a Search:
To Search, View & Apply for jobs on this site that accept applications from your location or country, tap here to make a Search:
Search for further Jobs Here:
×