×
Register Here to Apply for Jobs or Post Jobs. X

Senior Technical Staff Engineer - Architect; DFT Lead

Job in Burnaby, BC, Canada
Listing for: Microchip Technology
Full Time position
Listed on 2026-02-17
Job specializations:
  • Engineering
    Electronics Engineer, Systems Engineer, Software Engineer, Hardware Engineer
Job Description & How to Apply Below
Position: Senior Technical Staff Engineer - Architect (DFT Lead)

Are you looking for a unique opportunity to be a part of something great? Want to join a 17,000-member team that works on the technology that powers the world around us? Looking for an atmosphere of trust, empowerment, respect, diversity, and communication? How about an opportunity to own a piece of a multi-billion dollar (with a B!) global organization? We offer all that and more at Microchip Technology Inc.

People come to work at Microchip because we help design the technology that runs the world. They stay because our culture supports their growth and stability. They are challenged and driven by an incredible array of products and solutions with unlimited career potential. Microchip’s nationally-recognized Leadership Passage Programs support career growth where we proudly enroll over a thousand people annually. We take pride in our commitment to employee development, values-based decision making, and strong sense of community, driven by our ;

we affectionately refer to it as the and it’s won us countless awards for diversity and workplace excellence.

Our company is built by dedicated team players who love to challenge the status quo; we did not achieve record revenue and over without a great team dedicated to empowering innovation. People like you.

Visit our page to see what exciting opportunities and company await!

Job Description:

Microchip Technology Inc. has a Senior Technical Staff Engineer - Architect (DFT Lead) opening based in Burnaby, Canada
. The DFT lead works in close partnership with different teams within the FPGA business unit spanning architecture, ASIC design, verification, physical implementation, and test engineering to implement the testability features into the combined FPGA and ASIC SOC. The DFT lead will be involved from the initial investigation and feasibility to tape-out, as well as silicon validation and characterization of test methods on Automatic Test Equipment (ATE).

Responsibilities

  • Manage DFT requirements across architecture, design, and product teams to ensure coverage, die cost, test cost and DFT integration requirements are met at the block and full chip level. Define, implement and validate DFT features at the FPGA full chip and sub-systems level.

  • Collaborate closely with cross functional teams to support DFT insertion, synthesis, scan insertion, place-and-route, static timing analysis, timing closure, power analysis during test and quantifying full chip test coverage.

  • Establish and maintain DFT design and insertion guidelines and documents best practices for all development teams to follow.

  • Be current with emerging technologies and methodologies in DFT and incorporate them into the FPGA to continuously improve test cost and quality.

  • Work with Test and Product engineers to support development of firmware targeted test patterns, ATPG and mBIST test feature validation processes, and silicon debug activities.

  • Communicate project status and progress to chip lead and engineering management

  • Requirements/

    Qualifications:

  • Bachelors or Masters in engineering field

  • 15+ tears of DFT engineering experience through DFT pre and post silicon cycles

  • Experience in creating and implementing complex FPGA/SoC DFT architecture in advanced technology nodes

  • Expert level knowledge about IJTAG and JTAG test access, Streaming Scan Network (SSN), scan compression and insertion, SAF/TDF/PDF ATPG, memory BIST and repair, logic BIST, MISRs, at-speed testing of SoC/FPGA, fault simulation, quantifying full chip test coverage, DFT mode timing constraints and power control during test.

  • Familiar with DFT verification, silicon debug, memory and scan diagnostics.

  • Experience in PHY, high-speed IO, digital communication and functional test development

  • Good understanding of Verilog, synthesis, physical implementation and STA

  • Good understanding of verification methodology

  • Preferred

    Skills and Experience:

  • Knowledge of FPGA design flow

  • Knowledge of embedded design and firmware methodology

  • Understanding Arm or RISC IP’s, high speed interfaces such as PAM4 Ser Des, DDR4/5, etc.

  • Experience in leading multiple FPGA/SoC projects.

  • Travel Time:

    0% - 25%

    Pay Range:

    We offer a total compensation package that ranks among the best in the industry. It consists of competitive base pay, restricted stock units, and quarterly bonus payments. In addition to these components, our package includes health benefits that begin day one, retirement savings plans, and an industry leading IESPP program with a 6-month look back feature. Find more information about all our benefits at the link below:

    The annual base salary range for this position is 107,.*

    * Range is dependent on numerous factors including job location, skills and experience.

    To all recruitment agencies
    :

    Position Requirements
    10+ Years work experience
    Note that applications are not being accepted from your jurisdiction for this job currently via this jobsite. Candidate preferences are the decision of the Employer or Recruiting Agent, and are controlled by them alone.
    To Search, View & Apply for jobs on this site that accept applications from your location or country, tap here to make a Search:
     
     
     
    Search for further Jobs Here:
    (Try combinations for better Results! Or enter less keywords for broader Results)
    Location
    Increase/decrease your Search Radius (miles)

    Job Posting Language
    Employment Category
    Education (minimum level)
    Filters
    Education Level
    Experience Level (years)
    Posted in last:
    Salary