Principal/Senior Principal Digital ASIC Circuit Design Engineer Security Clearance
Job in
Jessup, Howard County, Maryland, 20794, USA
Listed on 2025-12-12
Listing for:
Northrop Grumman
Full Time
position Listed on 2025-12-12
Job specializations:
-
Engineering
Systems Engineer, Electronics Engineer, Hardware Engineer
Job Description & How to Apply Below
Location: Jessup
RELOCATION ASSISTANCE:
Relocation assistance may be available CLEARANCE TYPE: SCI TRAVEL:
Yes, 10% of the Time Description At Northrop Grumman, our employees have incredible opportunities to work on revolutionary systems that impact people's lives around the world today, and for generations to come. Our pioneering and inventive spirit has enabled us to be at the forefront of many technological advancements in our nation's history - from the first flight across the Atlantic Ocean, to stealth bombers, to landing on the moon.
We look for people who have bold new ideas, courage and a pioneering spirit to join forces to invent the future, and have fun along the way. Our culture thrives on intellectual curiosity, cognitive diversity and bringing your whole self to work - and we have an insatiable drive to do what others think is impossible. Our employees are not only part of history, they're making history.
The Northrop Grumman Mission Systems (NGMS) Advanced Processing Solutions Business pushes the boundaries of innovation, redefines the leading edge of exotic new technologies, and drives advances in the sciences. One of our most challenging new fields is Transformational Computing, which combines the unique properties of superconductivity and quantum mechanics to develop radical new energy-efficient computing systems. Our team is chartered with providing the skills to transform computing beyond Moore's Law, advancing development of computer architectures, processing/memory subsystems, and large-scale high-performance computing systems.
You'll work in a fast-paced team environment alongside a broad array of scientists and engineers to make these processing solutions a reality and deliver remarkable new advantages to the warfighter. We are seeking a front-end ASIC design engineer for design and verification of full-custom digital circuits. Must be proficient in Verilog, System Verilog or VHDL RTL coding, write functional test benches and have a thorough understanding of synchronous digital design concepts.
Must be able to create a functional verification plan based on requirements of the circuit. Able to generate manufacturing test plans. Must be knowledgeable in synthesis, SDC constraints, formal verification, and static timing. Knowledge of scan insertion and ATPG is a plus. Able to interface with place and route engineers for floor planning and clock tree constraints and timing closure.
Automated place and route and physical verification knowledge is a plus. Must have strong written and oral communication skills. Responsibilities:
* Circuit behavioral coding in Verilog, System Verilog or VHDL RTL
* Circuit synthesis, formal verification, and static timing using state-of-the-art digital ASIC design tools
* Developing verification plans based on requirements of the circuit and creating circuit functional test benches in RTL
* Generating manufacturing test vectors and manufacturing circuit test plan
* Help develop automated procedures to streamline digital design procedures This position requires 100% onsite work at our Advanced Technology Lab in Linthicum, MD. Candidate must be a US Citizen and have the ability to obtain/ maintain a security clearance once on board. This position can be filled at the Principal level OR the Sr. Principal level. Qualifications for both are listed below:
Basic Qualifications for Principal Digital ASIC Circuit Design Engineer Level:
* Bachelor's degree in a technical area (BSEE or other Engineering discipline preferred) with 5 years of relevant experience (3 years with STEM MS; 1 year with STEM Phd)
* Experience with full product life cycle (requirements, design, implementation, test) of ASIC design
* Working knowledge of the front-end ASIC design flow from RTL to gates (RTL coding, simulation, synthesis, static timing analysis, logic equivalence, DFT insertion)
* Proficiency with current ASIC design tools for all phases described below:
Simulation - Mentor Model Sim, Cadence Excelium, Incisive or Synopsys VCS - Synthesis - Synopsys Design Compiler, Cadence Genus or Cadence RTL Compiler - Static Timing - Synopsys Primetime or Cadence Tempus
* Candidate must be a US…
Position Requirements
10+ Years
work experience
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
Search for further Jobs Here:
×