×
Register Here to Apply for Jobs or Post Jobs. X

Logic Design Engineer

Job in Milpitas, Santa Clara County, California, 95035, USA
Listing for: Teledyne Technologies Incorporated
Full Time position
Listed on 2025-12-05
Job specializations:
  • Engineering
    Systems Engineer, Electronics Engineer
Job Description & How to Apply Below
Position: Staff Logic Design Engineer

Staff Logic Design Engineer

Join to apply for the Staff Logic Design Engineer role at Teledyne Technologies Incorporated.

Teledyne Technologies Incorporated provides enabling technologies for industrial growth markets that require advanced technology and high reliability. These markets include aerospace and defense, factory automation, air and water quality environmental monitoring, electronics design and development, oceanographic research, deepwater oil and gas exploration and production, medical imaging and pharmaceutical research.

Job Description

We are looking for individuals who thrive on making an impact and want the excitement of being on a team that wins.

About Teledyne Le Croy

Teledyne LeCroy is a global leader in protocol analysis and test solutions for high-speed serial data communications. Our high-speed protocol analyzers are trusted by top-tier semiconductor and system companies to validate and debug cutting-edge technologies in data centers, AI/ML, storage, and networking.

Role Overview

We are looking for a top-notch Staff Logic Design engineer to join a dynamic team that develops leading-edge test and measurement products. As a Staff Logic Design Engineer you’ll architect and implement high-performance digital logic for protocol capture, analysis, and emulation.

Key Responsibilities
  • RTL Design & Microarchitecture
    • Develop synthesizable RTL (Verilog/System Verilog) for high-speed protocol, packet parsing, time stamping, and buffer management.
    • Design high-throughput data paths and control logic optimized for latency, bandwidth, and resource efficiency.
  • FPGA Development
    • Target high-end FPGAs (Xilinx Versal, Intel Agilex); perform synthesis, P&R, timing closure, and resource optimization.
    • Integrate PCIe IP cores, DMA engines, and custom protocol decoders.
  • Verification & Debug
    • Build System Verilog/UVM test benches for block and system-level verification.
    • Conduct simulation, waveform analysis, and functional coverage to ensure robust design.
  • System Integration
    • Collaborate with hardware, firmware, and software teams to bring up and validate protocol analyzer platforms.
    • Support lab debug using logic analyzers, oscilloscopes, and in-system FPGA tools (ILA/Signal Tap).
  • Documentation & Process
    • Create design specifications, interface documents, and verification plans.
    • Participate in design/code reviews and contribute to continuous improvement of design practices.
Required Qualifications
  • BS in EE, CS or Computer Engineering required
  • MS in EE is a plus
  • 7+ years of experience in digital logic design for FPGA or ASIC.
  • Strong proficiency in Verilog/System Verilog RTL design.
  • Experience with one or more of the following protocols: PCIe, CXL, NVMe, USB, SAS, SATA
  • Experience with Monitoring and/or Test & Measurement tools
  • Experience with PCIe protocol (Gen4/Gen5/Gen6) and familiarity with TLP/DLLP/PHY layer concepts.
  • Hands‑on with FPGA tool chains (Vivado, Quartus, etc.) and timing closure.
  • Knowledge of UVM, assertions, and simulation/debug tools (e.g., Model Sim, Vivado Simulator).
  • Solid understanding of CDC, clock domain design, and reset strategies.
Preferred Qualifications
  • Experience with protocol analyzers, packet capture, and time stamping logic.
  • Familiarity with AXI interconnects, memory controllers, and high-speed buffering.
  • Exposure to SERDES, PCIe IP integration, and link training/debug.
  • Scripting experience (Python, Tcl) for automation and test infrastructure.
  • Experience with hardware/software co-design, register maps, and embedded firmware interaction.
  • Prior work in test & measurement or semiconductor validation environments.
Work Environment
  • Location:

    Milpitas, CA
  • Travel:
    Minimal (
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
 
 
 
Search for further Jobs Here:
(Try combinations for better Results! Or enter less keywords for broader Results)
Location
Increase/decrease your Search Radius (miles)

Job Posting Language
Employment Category
Education (minimum level)
Filters
Education Level
Experience Level (years)
Posted in last:
Salary