×
Register Here to Apply for Jobs or Post Jobs. X

ASIC Design Verification Engineer

Job in Minneapolis, Hennepin County, Minnesota, 55400, USA
Listing for: Chelsea Search Group
Full Time position
Listed on 2026-01-06
Job specializations:
  • Engineering
    Systems Engineer
Salary/Wage Range or Industry Benchmark: 150000 - 200000 USD Yearly USD 150000.00 200000.00 YEAR
Job Description & How to Apply Below

Digital ASIC Design Verification Engineer

Minneapolis, MN (onsite)

US Citizen or US Permanent Resident

Full-Time + Health Benefits + 401K Plan with profit sharing + PTO + Stock Option Plan

Duties and Responsibilities
  • reviewing and editing target specifications as required for completeness and feasibility
  • developing architectures and specifications for complex design blocks and SOCs
  • implementing complex digital designs using reusable RTL methods (Verilog, VHDL, System Verilog)
  • complex computational architectures and algorithms, such as multi-rate/DSP and µP design
  • modern verification methods, including directed/constrained-random stimuli, assertions, TLM and UVM
  • collaborative creation of comprehensive verification plans and coverage metrics
  • multi-supply-domain and UPF methods
  • constraining and synthesizing digital designs to target cell libraries
  • static timing, power, and SI analyses of complex digital designs
  • supporting place & route efforts, including P/G and floor planning, timing and physical constraints, gated CTS, MCMM setups, back-annotation, timing closure, equivalence checking
  • planning, implementing, and analyzing designs for DFT, test hooks, and scan/ATPG/JTAG/BIST, and supporting production test with ATE patterns (ATPG and functional) and timeset definitions
  • proficiency with Synopsys EDA, including DC-Topo, VCS-MX, Prime Time, Formality, TetraMAX
  • proficiency with Mentor EDA, including Questa, ADMS, Tessent
  • modern revision-control tools and best-practices in a collaborative, multi-site design community
  • proficiency with UNIX/Linux including shell scripting, text utilities (e.g. sed, awk, grep), using Modules, high-level programming such as C/C++, PERL/Python/TCL scripting
  • proficiency with Windows apps, including Word, Excel, PowerPoint, Visio, Project, PDF conversion
Requirements
  • BSEE/MSEE or BSCS/MSCS or equivalent
  • 7+ years of direct industry experience with ASIC and/or SoC design
  • a strong background in RTL based digital IC design using Verilog/System Verilog
  • proven track record of first-pass successes
  • self-starter with the ability to assume leadership roles
  • ability to work well in a diverse team environment
  • willingess to mentor junior engineers
  • experience with industry standard development tools and methodologies
#J-18808-Ljbffr
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
 
 
 
Search for further Jobs Here:
(Try combinations for better Results! Or enter less keywords for broader Results)
Location
Increase/decrease your Search Radius (miles)

Job Posting Language
Employment Category
Education (minimum level)
Filters
Education Level
Experience Level (years)
Posted in last:
Salary