R&D Engineering, Staff Engineer
Job in
Mississauga, Ontario, Canada
Listed on 2026-03-13
Listing for:
Synopsys, Inc.
Full Time
position Listed on 2026-03-13
Job specializations:
-
Engineering
Systems Engineer, Electronics Engineer, Hardware Engineer
Job Description & How to Apply Below
At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self‑driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high‑performance silicon chips and software content. Join us to transform the future through continuous technological innovation.
You Are:
You are a seasoned engineering leader with a passion for advancing semiconductor technology. Your expertise in analog and mixed‑signal layout—especially in advanced CMOS, FinFET, and GAA nodes—sets you apart. You thrive in environments where innovation, collaboration, and precision are valued, and you are driven by the challenge of defining scalable methodologies that empower global engineering teams. Your strategic mindset enables you to translate complex technical challenges into actionable workflows, ensuring the highest standards of quality and efficiency.
You are skilled at bridging communication between interdisciplinary teams and stakeholders, delivering clarity and aligning objectives. Mentoring is part of your DNA; you take pride in fostering growth in junior engineers and sharing knowledge across the organization. You are comfortable managing multiple priorities, adapting to fast‑paced changes, and driving collective excellence. Your technical insight is matched by your organizational skills and your ability to inspire teams to embrace new methodologies and innovative solutions.
If you’re committed to pushing the boundaries of analog/mixed‑signal IP development and are ready to make a meaningful impact at a global leader in semiconductor technology, Synopsys is your next destination.
What You’ll Be Doing:
Defining and deploying advanced layout methodologies that accelerate execution, enhance quality, and promote standardized best practices across global teams.
Gathering customer requirements, translating them into clear technical specifications, and ensuring these specifications drive methodology and workflow development.
Developing end‑to‑end workflows that enhance quality, consistency, and efficiency across Synopsys IP development.
Collaborating closely with cross‑functional teams—including Circuit Design, Physical Design, CAD, Product Engineering, and Quality—to enable adoption of methodologies for advanced technology nodes.
Providing technical leadership across distributed teams, aligning planning and execution to meet project goals.
Defining, tracking, and analyzing performance metrics to drive continuous improvement and influence future methodology strategy.
Creating and maintaining comprehensive documentation to ensure clarity, scalability, and long‑term usability.
Engaging with internal partners and external customers as a trusted technical representative of the Methodology Team.
Leading innovation in analog/mixed‑signal layout flows, combining industry‑standard tools and internal automation to validate and evolve methodologies.
Mentoring and supporting junior engineers, enabling skill growth and knowledge sharing across the organization.
The Impact
You Will Have:
Accelerating and improving the reliability of analog/mixed‑signal IP development at advanced nodes.
Driving alignment and quality across global design teams through standardized workflows and strong technical leadership.
Strengthening collaboration and knowledge transfer across engineering disciplines.
Influencing organizational and product strategy through methodology innovation and customer insights.
Increasing transparency and maintainability of workflows through high‑quality documentation.
Contributing to reinforcing Synopsys’ position as a leader in semiconductor design technology.
What You’ll Need:
5+ years in analog/mixed‑signal layout or ASIC physical design, with experience in FinFET and advanced nodes strongly preferred.
Deep knowledge of analog and mixed‑signal CMOS layout, device‑level considerations, and chip‑level integration.
Strong expertise with industry tools such as Synopsys Custom Compiler, Cadence Virtuoso, ICV, Calibre, and related verification flows.
Proven ability to gather customer requirements and…
Note that applications are not being accepted from your jurisdiction for this job currently via this jobsite. Candidate preferences are the decision of the Employer or Recruiting Agent, and are controlled by them alone.
To Search, View & Apply for jobs on this site that accept applications from your location or country, tap here to make a Search:
To Search, View & Apply for jobs on this site that accept applications from your location or country, tap here to make a Search:
Search for further Jobs Here:
×