×
Register Here to Apply for Jobs or Post Jobs. X

Senior ASIC Design Verification Engineer

Job in Palo Alto, Santa Clara County, California, 94306, USA
Listing for: Groq
Full Time position
Listed on 2026-01-14
Job specializations:
  • Engineering
    Systems Engineer, Electronics Engineer, Software Engineer, Hardware Engineer
Salary/Wage Range or Industry Benchmark: 170000 - 200000 USD Yearly USD 170000.00 200000.00 YEAR
Job Description & How to Apply Below

Senior ASIC Design Verification Engineer

Mission:
Groq is a machine learning systems company building easy-to-use solutions for accelerating artificial intelligence workloads. Our work spans hardware, software, and machine learning technology. We are seeking an exceptional Design Verification Engineer who is interested to join our Hardware team. You will work closely with internal interdisciplinary teams to drive key aspects of ASIC verification. This is a dynamic fast-paced environment requiring hands-on involvement.

You must be responsive, flexible and able to succeed within an open collaborative peer environment.

Responsibilities
  • Verify hardware features of Language Process Unit (LPU).
  • Collaborate within the Hardware Team to design and verify features on LPU chips in simulation, emulation and silicon.
  • Develop and implement advanced verification environments and methodologies for complex ASIC designs.
  • Implement and optimize automated verification flows to improve productivity and efficiency.
  • Utilize formal verification techniques to rigorously verify critical design properties and ensure compliance with specifications.
  • Stay updated on the latest trends and advancements in ASIC design verification and incorporate innovative techniques into the verification process.
  • Support silicon bring-up and debug.
  • Be a productivity multiplier. Contribute to identifying and adopting engineering best practices within the verification team and interactions with cross-functional teams at Groq.
  • Innovate. Contribute to developing future verification strategies for validating future accelerator chips and hardware architectures for ML workloads.
Ideal candidates
  • Ability to build strong cross-functional team relationships
  • Good written and oral communication skills; strong technical documentation skills
  • Highly self-motivated and directed; self-confidence and self-starter
  • Keen attention to detail
  • Proven analytical and problem-solving abilities
  • Ability to effectively prioritize and execute tasks in a high-pressure environment
  • Experience working in a team-oriented, collaborative environment
Qualifications

At minimum:

  • BS degree in electrical engineering, or related fields, or equivalent practical experience; advanced degrees (MS or PhD) is a plus
  • 8+ years design verification experience of building test benches environments and design verification processes

Highly valued, not required:

  • Excellent verbal and written communication skills to clearly communicate concepts in written and verbal form to stakeholders.
  • Experience with building block and SOC testbench development
  • Good familiarity with System Verilog and UVM
  • Good familiarity with randomly constrained testing methodologies.
  • Good familiarity with power verification strategies and UPF
  • Good familiarity with netlist simulation
  • Good familiarity with formal verification flow and tools
  • Experience in Python and/or Perl scripting
  • Knowledge of ASIC design flow
  • Knowledge of applying machine learning to ASIC verification flow
  • Knowledge of silicon bring-up, debug, and manufacturing ATE support
  • Proven track record of delivering bug-free silicon
Attributes of a Groqster
  • Humility - Egos are checked at the door
  • Collaborative & Team Savvy - We make up the smartest person in the room, together
  • Growth & Giver Mindset - Learn it all versus know it all, we share knowledge generously
  • Curious & Innovative - Take a creative approach to projects, problems, and design
  • Passion, Grit, & Boldness - no limit thinking, fueling informed risk taking

If this sounds like you, we’d love to hear from you!

Compensation

At Groq, a competitive base salary is part of our comprehensive compensation package, which includes equity and benefits. For this role, the base salary range is $170,000 - $200,000, determined by your location, skills, qualifications, experience and internal benchmarks. This range is specific to roles in the United States; compensation for candidates outside the USA will be dependent on the local market.

#J-18808-Ljbffr
Position Requirements
10+ Years work experience
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
 
 
 
Search for further Jobs Here:
(Try combinations for better Results! Or enter less keywords for broader Results)
Location
Increase/decrease your Search Radius (miles)

Job Posting Language
Employment Category
Education (minimum level)
Filters
Education Level
Experience Level (years)
Posted in last:
Salary