×
Register Here to Apply for Jobs or Post Jobs. X

Design Engineering Director

Job in San Jose, Santa Clara County, California, 95199, USA
Listing for: Cadence Design Systems
Full Time position
Listed on 2025-12-09
Job specializations:
  • Engineering
    Electronics Engineer, Systems Engineer, Hardware Engineer, Electrical Engineering
Salary/Wage Range or Industry Benchmark: 178500 - 331500 USD Yearly USD 178500.00 331500.00 YEAR
Job Description & How to Apply Below
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Design Engineering Director - HPP

The role will be a key player in the organization responsible for characterizing and validating Analog and Digital IP based Silicon Solutions at Cadence.

Candidate should possess strong leadership skills with the ability to manage multiple priorities and guide team members on day-to-day lab tests and silicon characterization activities. Ownership of tasks, ability to collaborate with remote teams located worldwide, and clear communication skills are must-have attributes in this role. Coordination with R&D and Marketing teams in defining the scope and delivering the results on time are critical.



Minimum Qualifications & Professional

Experience:

  • 10-15 years (with BTech) or 10 years (with MTech) experience in Post-Silicon PHY, Systems Interop and Compliance testing.
  • 2-3 years of management experience leading/mentoring a small team of engineers.
  • Physical Layer and Protocol layer experience on AT LEAST ONE High-speed SERDES on Ethernet/PCIe/CXL/UCIe.
  • Debug skills and experience in using lab equipment such as Oscilloscopes, Bit Error Rate Testers, Protocol Exercisers, and Analyzers.
    • Proficient with Ethernet, PCIe, UCIe standards and Protocols. Proven experience to interpret the standard’s specification to develop Electrical and Protocol, Interoperability and Compliance test suites to validate the silicon.
    • Ability to isolate the PHY and controller (MAC/PCS) features to test, develop calibration/compliance lab suites and characterize.
    • Architect and design Printed Circuit Boards in schematic and layout level. Familiarity with peripheral chips, high-speed interface design techniques, Signal and Power integrity checks/analysis, and fixes needed to meet the performance requirements.
    • Experience in PCIe/UCIe LTSSM states/UCIe Interfaces/Ethernet standards is a plus.
    • Proven experience in developing lab automation scripts and test result analysis to debug and root cause silicon failures.
    • Expertise in developing ESD/Latchup/HTOL tests to meet industry standards reliability qualification & specification.
    • Expert level knowledge in Verilog RTL coding for FPGA, Python, C/C++.

    The annual salary range for California is $178,500 to $331,500. You may also be eligible to receive incentive compensation: bonus, equity, and benefits. Sales positions generally offer a competitive On Target Earnings (OTE) incentive compensation structure. Please note that the salary range is a guideline and compensation may vary based on factors such as qualifications, skill level, competencies, and work location.

    Our benefits programs include: paid vacation and paid holidays, 401(k) plan with employer match, employee stock purchase plan, a variety of medical, dental and vision plan options, and more.

    We’re doing work that matters. Help us solve what others can’t. #J-18808-Ljbffr
    To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
    (If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
     
     
     
    Search for further Jobs Here:
    (Try combinations for better Results! Or enter less keywords for broader Results)
    Location
    Increase/decrease your Search Radius (miles)

    Job Posting Language
    Employment Category
    Education (minimum level)
    Filters
    Education Level
    Experience Level (years)
    Posted in last:
    Salary