More jobs:
Senior Verification Engineer – AI SoC Development
Job in
Santa Clara, Santa Clara County, California, 95053, USA
Listed on 2026-01-04
Listing for:
Intel Corporation
Full Time
position Listed on 2026-01-04
Job specializations:
-
Engineering
Systems Engineer, Electronics Engineer
Job Description & How to Apply Below
** Welcome!**## .Senior Verification Engineer – AI SoC Development page is loaded## Senior Verification Engineer – AI SoC Development locations:
US, California, Folsom:
US, California, Santa Clara:
US, Oregon, Hillsborotime type:
Full time posted on:
Posted Todaytime left to apply:
End Date:
January 13, 2026 (10 days left to apply) job requisition :
JR0279203#
** Job Details:**##
Job Description:
** About the Role
** Intel's AI SoC organization develops cutting-edge products powering next-generation AI applications. As a Senior Verification Engineer, you will play a key role in ensuring the functional correctness and robustness of complex ASIC designs for AI workloads. If you thrive in a fast-paced environment and enjoy solving challenging problems, this is the role for you.
** Position Overview
** You will perform functional logic verification of integrated SoCs to ensure designs meet specifications. This includes defining and developing scalable and reusable block, subsystem, and SoC verification plans, test benches, and verification environments to meet required coverage levels and confirm to microarchitecture specifications.
You'll execute verification plans and define and run emulation and system simulation models to verify designs, analyze power and performance, and uncover bugs. Working in the presilicon environment, you'll replicate, root cause, and debug issues while finding and implementing corrective measures to resolve failing tests.
Collaboration is key as you'll work with SoC architects, microarchitects, full chip architects, RTL developers, postsilicon, and physical design teams to improve verification of complex architectural and microarchitectural features. You'll document test plans and drive technical reviews with design and architecture teams while incorporating security activities within test plans to ensure security coverage.
Additionally, you'll maintain and improve existing functional verification infrastructure and methodology, absorb learning from postsilicon validation quality, update test plans for missing coverages, and proliferate improvements to future products.
** Key Responsibilities*
* • Lead digital ASIC verification at block and system level for advanced AI So Cs
• Define and review comprehensive test plans; ensure alignment with design specifications and coverage goals
• Architect and develop System Verilog testbench infrastructure (UVM and non-UVM) for functional verification
• Drive execution of test plans, regression runs, and achieve code and functional coverage closure
• Collaborate with design teams to debug issues and ensure timely resolution
• Contribute to pre-silicon verification, chip bring-up, and post-silicon validation
• Mentor junior engineers and establish best practices for verification methodology
** You should possess the following professional traits:*
* • Ability to lead projects, work cross-functionally, and deliver under tight schedules
• Strong communication skills and a collaborative mindset##
*
* Qualifications:
** Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
** Minimum Qualifications*
* • Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or Computer Science
• 7+ years of experience in ASIC/SoC verification
** Preferred Qualifications*
* • Expertise in System Verilog and UVM methodology
• Strong understanding of digital design concepts, clock domain crossings, and power management
• Experience with verification of complex SoCs, including CPU subsystems and standard bus protocols (AXI, AHB)
• Familiarity with industry standard EDA tools, including simulators (VCS, Questa, Xcelium), coverage analysis tools, and modern waveform debug environments.
• Scripting skills (Python, Perl, TCL) for automation
** Minimum Qualifications*
* • Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or Computer Science
• 7+ years of experience in ASIC/SoC verification
** Preferred Qualifications*
* • Expertise in System Verilog and UVM methodology
• Strong…
Position Requirements
10+ Years
work experience
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
Search for further Jobs Here:
×