CPU Physical Design Automation Engineer
Job in
Austin, Travis County, Texas, 78716, USA
Listed on 2026-02-23
Listing for:
Intel Corporation
Full Time
position Listed on 2026-02-23
Job specializations:
-
Engineering
Electrical Engineering, Systems Engineer, Electronics Engineer, Hardware Engineer
Job Description & How to Apply Below
** Welcome!**## .CPU Physical Design Automation Engineer page is loaded## CPU Physical Design Automation Engineer locations:
US, Texas, Austin time type:
Full time posted on:
Posted Todayjob requisition :
JR0279671#
** Job Details:**##
Job Description:
Intel put the Silicon in Silicon Valley. No one else is this obsessed with engineering a brighter future. Every day, we create world-changing technology that enriches the lives of every person on earth. So, if you have a big idea, let's do something wonderful together. Join us, because at Intel, we are building a better tomorrow.
** Who We Are
** The E-core CPU team is powered by some of the brightest and most innovative minds in the industry and we need you. Intel has a vision to create and extend computing technology to connect and enrich the lives of every person. We are designing future generations of high-performance E-core CPUs using the most advanced and innovative process technologies. If you are looking to grow and develop your skillsets while being surrounded by highly motivated and knowledgeable teammates, then this is the organization for you.
E-Core CPUs are the industry-leading performance-per-watt CPU that helps:
* Power the latest Intel laptops, desktops, and high-end gaming platforms.
* Drive 5G communications by serving as the base station that delivers essential data from your electronic devices across the world at maximum bandwidth.
* Create Artificial Intelligence (AI) and machine learning devices.
* Enable a full virtual learning experience for students using the latest Google Chromebooks.
** Who You Are
** As a CAD Physical Design Engineer in the E-core CPU group, you will be responsible for:
* Developing, debugging, and supporting tools, flows, and methodologies covering backend physical design methodologies and flow automation for high-performance blocks and full chip level using RTL2
GDS standard cell level design techniques.
* Performing analysis of either synthesis, place and route, floor planning or signoff for static timing analysis on timing paths, formal equivalence verification, power consumption, electrical rule checking, and circuit reliability to identify key issues.
* Working closely with design teams to understand and debug tool issues and constraints.
* Working with industry EDA vendors to build and enhance tool capabilities to design a high-speed, low-power synthesizable CPU.
* Creating documentation and helping with guidelines/specs.
* Communicating with other team members to solve problems and following solutions through to completion. Excellent verbal and written English communication skills.##
*
* Qualifications:
** You must possess the minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates*.
* Relevant experience can be obtained through schoolwork, classes, project work, internships, and/or military experience.
** Minimum Qualifications
*** Bachelor's Degree in Computer Engineering and/or Electrical Engineering and 4+ years of relevant working experience OR Master's Degree in Computer Engineering and/or Electrical Engineering in Computer Engineering and/or Electrical Engineering and 3+ years of experience
* 1+ years of experience in hardware design and engineering, such as VLSI, design automation algorithms, and transistor-level design
* 1+ years' experience with Python, Perl, and/or Tcl scripting languages.
** Preferred Qualifications
*** 1+ years of relevant working experience in microprocessor or other high speed design backend design.
* 1+ years of experience using industry standard Engineering Design Automation (EDA) VLSI tools/flows from vendors such as Synopsys, Cadence and/or Mentor Graphics for performing synthesis, place-and-route, extraction, timing/power analysis and functional verification.
* Experience with timing closure methodology for worst-case corner (static timing analysis / STA, statistical variation analysis, spice circuit simulation, ERC, noise analysis flows, cross talk, OCV effects, budget constraints)## Job Type:Experienced Hire##
Shift: Shift 1 (United States of America)## Primary
Location:
US, Texas, Austin## Additional Locations:## Business group:
The Silicon Engineering Group (SIG) is a worldwide organization focused on the development and integration of SOCs, Cores, and critical IPs from architecture to manufacturing readiness that power Intel’s leadership products. This business group leverages an incomparable mix of experts with different backgrounds, cultures, perspectives, and experiences to unleash the most innovative, amazing, and exciting computing experiences.## Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy,…
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
Search for further Jobs Here:
×