×
Register Here to Apply for Jobs or Post Jobs. X

SoC Physical Design Engineer, PnR

Job in Beaverton, Washington County, Oregon, 97078, USA
Listing for: Apple
Full Time position
Listed on 2026-02-06
Job specializations:
  • Engineering
    Systems Engineer, Electronics Engineer
Job Description & How to Apply Below

Summary

Imagine what you could do here! At Apple, new ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish. Dynamic, hardworking people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products.

The same passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Join us to help deliver the next groundbreaking Apple product! In this visible role, you will be directly responsible for the physical implementation of design partition(s) (from netlist to tapeout) for a highly complex SOC utilizing innovative process technology.

Description
  • Work with the logic design team to understand partition architecture and drive physical aspects early in the design cycle.
  • Complete netlist to GDS2 implementation for partition(s) meeting schedule and design goals.
  • Timing, physical and electrical verification, and driving the signoff closure for the partitions.
  • Resolve and improve design and flow issues related to physical design, identify potential solutions, and drive execution.
  • Drive optimization of PnR partitions, to achieve best Power/Performance/Area.
Preferred Qualifications
  • MS in Electrical/Electronics/Computer Engineering or related field.
  • Experience with partition level P&R implementation including floor planning, clock and power distribution, timing closure, physical and electrical verification.
  • Experience with physical design construction and analysis flows and methodology.
  • Experience with large SOC designs (>20M gates) with frequencies in excess of 1

    GHZ.
  • Familiar with various process-related design issues including Design for Yield and Manufacturability and multi-vt strategies.
  • Experience with industry-standard tools, understanding their capabilities and underlying algorithms.
  • Experience with typical SOC issues such as multiple voltage and clock domains and mixed signal block integration.
  • From a CAD perspective, experience with floor planning tools, P&R flows, global timing verification, and physical design verification flows.
  • Ability to adhere to stringent schedule and die size requirements.
  • Strong communication skills.

Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant. Apple accepts applications to this posting on an ongoing basis.

#J-18808-Ljbffr
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
 
 
 
Search for further Jobs Here:
(Try combinations for better Results! Or enter less keywords for broader Results)
Location
Increase/decrease your Search Radius (miles)

Job Posting Language
Employment Category
Education (minimum level)
Filters
Education Level
Experience Level (years)
Posted in last:
Salary