×
Register Here to Apply for Jobs or Post Jobs. X

Memory Debug Engineer

Job in Hillsboro, Washington County, Oregon, 97104, USA
Listing for: Intel Corporation
Full Time position
Listed on 2026-02-23
Job specializations:
  • Engineering
    Systems Engineer, Electrical Engineering
Salary/Wage Range or Industry Benchmark: 141910 - 269100 USD Yearly USD 141910.00 269100.00 YEAR
Job Description & How to Apply Below
#
** Welcome!**## .Memory Debug Engineer page is loaded## Memory Debug Engineer locations:
US, Oregon, Hillsboro:
US, California, Folsom time type:
Full time posted on:
Posted Todayjob requisition :
JR0281051#
** Job Details:**##

Job Description:

** Do Something Wonderful!
** Intel put Silicon in Silicon Valley. No one else is obsessed with engineering and has a brighter future. Every day, we create world changing technology that enriches the lives of every person on earth. So, if you have a big idea, let's do something wonderful together. Join us, because at Intel, we are building a better tomorrow.
** Who We Are
** Client Customer Engineering Organization delivers hands-on engineering partnership to PC OEMs, helping them design, validate, and launch next‑generation client platforms. We work closely with partners to integrate next‑gen Intel IA silicon and software, enabling innovative technologies and AI‑powered PC experiences.
** Who*
* ** You Are
** As a Memory Debug Engineer within the Client Customer Engineering team, you will drive the enablement, validation, and complex debugging of memory subsystems for next-generation Intel IA-based Mobile and Desktop platforms. You will provide strategic oversight of memory IO interfaces, ensuring they meet rigorous electrical performance and stability standards at POR target frequencies.

Key Responsibilities
* Strategic Leadership:
Define and execute the overarching validation and debug strategy for memory IO interfaces to achieve optimized functional and electrical performance to hit critical production milestones.
* Complex Issue Resolution:
Lead the reproduction and root-cause analysis of high-priority customer-submitted failure sightings. You will oversee component-level debugging within memory subsystems and drive data-driven solutions through deep log analysis.
* Signal Integrity and Compliance:
Ensure all customer memory IO interfaces meet industry-standard electrical signal integrity (SI) compliance and maintain robust system-level margins for stable operation at maximum POR frequencies.
* MRC Optimization:
Define Memory Reference Code (MRC) requirements for validation and margin optimization. You will analyze and optimize MRC steps and values to maximize product quality and reliability.
* Cross-Functional Influence:
Act as the primary liaison between Intel Silicon Engineering, BIOS/Firmware teams, and the customer to resolve architectural bottlenecks.
* Leadership:
Proven ability to manage and drive task force environments to resolve critical bugs.
* Communication:
Exceptional skill in distilling complex electrical eye‑diagram issues into executive‑ready insights and recommendations, and in communicating effectively with cross‑functional teams and external customers.##
*
* Qualifications:

** You must possess the minimum education requirements and minimum required qualifications to be initially considered for this position. Additional preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
** Minimum Qualifications
*** The candidate must have a BS/MS/PhD in Electrical Engineering or Computer Engineering with 4+ years of industry experience.
* 3+ years of experience of DDR4/DDR5, LPDDR4/5 protocols and physical layer functionality/working.
* 3+ years of experience of debug tools: high-speed oscilloscopes, logic analyzers, margining tools, profilers (e.g. Intel Vtune etc) and protocol exercisers
** Preferred Qualifications
*** Ecosystem Mastery: knowledge with Intel-specific debug tools (ITP, Scan, or VISA) and mastery of the Intel System Debugger.
* Standards Influence:
Experience participating in JEDEC committees or deep familiarity with emerging standards like CXL (Compute Express Link).
* Automation:
Proficiency in Python for developing automated debug scripts and data visualization tools to speed up root-cause analysis.## Job Type:Experienced Hire##

Shift: Shift 1 (United States of America)## Primary

Location:

US, Oregon, Hillsboro## Additional Locations:

US, California, Folsom## Business group:

Silicon and Platform Engineering Group (SPE):
Deliver breakthrough silicon and platform solutions…
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
 
 
 
Search for further Jobs Here:
(Try combinations for better Results! Or enter less keywords for broader Results)
Location
Increase/decrease your Search Radius (miles)

Job Posting Language
Employment Category
Education (minimum level)
Filters
Education Level
Experience Level (years)
Posted in last:
Salary