CPU RTL Designer, Silicon
Listed on 2026-02-11
-
Engineering
Systems Engineer, Hardware Engineer
Location: City of Poughkeepsie
Note:
By applying to this position you will have an opportunity to share your preferred working location from the following:
Mountain View, CA, USA;
Austin, TX, USA;
Portland, OR, USA;
Poughkeepsie, NY, USA
.
- Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
- 10 years of experience in CPU or AI accelerator logic/RTL design, including microarchitecture definition and PPA optimizations.
- Experience with RTL language (System Verilog) and related design processes (e.g., Lint, UPF).
- Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
- Experience leading front-end design for modern processor components or AI accelerators.
- Experience with ARM Instruction Set Architecture.
- Experience with SOC design, architect, and integration.
- Experience with post silicon debug.
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
The US base salary range for this full-time position is $183,000-$271,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job‑related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.
Responsibilities- Participate in developing CPU subsystem. Develop CPU subsystem front-end designs, emphasizing microarchitecture and RTL design for the next generation CPU.
- Propose performance‑enhancing microarchitecture features, and work with Software, Architect, and Performance teams for trade‑off studies.
- Communicate the pros and cons of microarchitecture enhancements. Deliver designs, meeting PPA goals with production quality.
- Work with the Verification team to ensure production of quality designs, and with the physical design and power teams to meet frequency, power, and area goals.
- Understand modern techniques, interpret the techniques into design constructs and languages in order to provide guidance to and participate in the performance evaluation effort.
Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also Google's EEO Policy and EEO is the Law.
If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).