×
Register Here to Apply for Jobs or Post Jobs. X

IP Logic Design Engineer

Job in Rancho Cordova, Sacramento County, California, 95741, USA
Listing for: Solidigm
Full Time position
Listed on 2026-01-26
Job specializations:
  • Engineering
    Systems Engineer, Electronics Engineer, Software Engineer, Hardware Engineer
Salary/Wage Range or Industry Benchmark: 121280 - 194100 USD Yearly USD 121280.00 194100.00 YEAR
Job Description & How to Apply Below

Company Description

Join a multibillion-dollar global company that brings together technology, people, and operational scale to lead in the memory industry. Solidigm is headquartered in Rancho Cordova, California, with an international presence in Asia, Europe, and the Americas. We foster a diverse, equitable, and inclusive culture that empowers us to deliver excellence in support of Solidigm's vision and mission to be a go-to partner for optimized data storage solutions.

Job Description

Join Solidigm’s Design Engineering Team as a 3D NAND IP Logic Design Engineer and help shape the future of memory technology.

Job responsibilities include, but are not limited to:

  • Architect, design, and verify logic and circuit blocks for 3D NAND flash memory components
  • Define micro-architecture specifications, implement RTL in System Verilog, generate synthesis netlists with appropriate constraints, perform static timing analysis, resolve violations, implement ECOs, and drive design sign-off
  • Develop and optimize microcode-based 3D NAND algorithms (read, program, erase, power-on) using proprietary instruction sets and compilers
  • Contribute to next-gen 3D NAND architecture and pathfinding to improve density, die-size, performance, power, and cost
  • Collaborate with pre-silicon verification teams to build unit-level test benches, implement System Verilog Assertions (SVAs), run full-chip RTL and gate-level simulation (GLS) regressions, and ensure functional and code coverage for various read-window-budget and customer features
  • Review pre-silicon analog and mixed signal (AMS) simulations and post-silicon microprobe waveforms to conduct power & performance modeling and ensure the functionality of various digital & analog blocks
  • Partner with product engineering and technology development teams to define Read-Window-Budget (RWB) features and develop Design for Testability (DFT) methods that reduce test time and cost while improving quality
  • Support post-silicon debug and failure analysis across multiple configurations
Qualifications
  • MS in electrical or computer engineering with 7+ years of experience, or BS with 9+ years of experience
  • Proven expertise in Verilog and System Verilog, with deep understanding of ASIC design flow: RTL design, logic synthesis, STA, ECO
  • Experience with lint tools, CDC/RDC analysis, and timing constraints
  • Strong background in design verification tools and automation scripting
  • Prior experience in 3D NAND Flash Memory logic design is a plus
  • Ability to work independently across pre- and post-silicon debug cycles
Additional Information

The compensation range for this role is $121,280 - $194,100. Actual compensation is influenced by a variety of factors including but not limited to skills, experience, qualifications, and geographic location.

Powered by Smart Recruiters - Candidate Privacy Policy

#J-18808-Ljbffr
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
 
 
 
Search for further Jobs Here:
(Try combinations for better Results! Or enter less keywords for broader Results)
Location
Increase/decrease your Search Radius (miles)

Job Posting Language
Employment Category
Education (minimum level)
Filters
Education Level
Experience Level (years)
Posted in last:
Salary