×
Register Here to Apply for Jobs or Post Jobs. X

Chip Power Integrity Engineer

Job in San Jose, Santa Clara County, California, 95199, USA
Listing for: Altera
Full Time position
Listed on 2026-02-15
Job specializations:
  • Engineering
    Electrical Engineering, Systems Engineer, Electronics Engineer, Hardware Engineer
Salary/Wage Range or Industry Benchmark: 142600 - 206000 USD Yearly USD 142600.00 206000.00 YEAR
Job Description & How to Apply Below
Position: Full Chip Power Integrity Engineer
Altera  .Full Chip Power Integrity Engineer page is loaded## Full Chip Power Integrity Engineer locations:
San Jose, California, United Statestime type:
Full time posted on:
Posted Todayjob requisition :
R02021#
** Job Details:**### ##
*
* Job Description:

**** About Altera
** Altera is a leading supplier of programmable logic solutions that enable customers to innovate faster and deliver differentiated products across cloud, communications, industrial, automotive, aerospace & defense, and edge applications. Our FPGAs power the world’s data infrastructure and intelligent systems, delivering high performance, flexibility, and scalability.

At Altera, you’ll join a team of passionate engineers solving complex technical challenges in advanced silicon technologies. We foster a collaborative culture that values innovation, technical excellence, and continuous learning.
** About the Role
** As a Senior Full Chip Power Integrity Engineer, you will be a key member of the Full Chip Integration Reliability Team, responsible for all aspects of FPGA power intent and reliability across complex SoC and FPGA  this role, you will drive power intent verification using UPF, perform power electrical rule checking, and conduct power-up and power-down SPICE simulations at both block and full system levels.

You will also lead system-level power delivery network (PDN) analysis to ensure robust and reliable silicon operation across process, voltage, and temperature corners.

This position requires strong cross-functional collaboration with design, verification, physical design, package, and reliability teams to verify, debug, and sign off on system-level reliability requirements. You will play a critical role in ensuring power architecture correctness, integrity, and long-term reliability for next-generation FPGA products.
** Responsibilities
* ** Define, implement, and verify FPGA power intent using UPF across full-chip and subsystem designs
* Perform power-aware verification and power electrical rule checking to ensure architectural correctness
* Conduct power-up and power-down SPICE simulations at block and system levels
* Lead full-chip and system-level power delivery network (PDN) analysis and validation
* Analyze IR drop, EM, voltage droop, and dynamic power integrity scenarios
* Collaborate with RTL, DV, physical design, package, and reliability teams to debug and resolve power integrity issues
* Develop methodologies and flows to improve power reliability signoff
* Drive system-level reliability closure across PVT conditions
* Support silicon bring-up and post-silicon power integrity validation as needed
** Salary Range
** The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance.**$142,600 - $206,000 USD
** We use artificial intelligence to screen, assess, or select applicants for the position. Applicants must be eligible for any required U.S. export authorizations.### ##
*
* Qualifications:

**** Minimum Qualifications
*** Bachelor’s degree in Electrical Engineering, Computer Engineering, or related field
* 8+ years of experience in power integrity, power intent, or reliability engineering for advanced ASIC/SoC/FPGA designs
* Proven experience as part of a Full Chip Integration or Reliability team responsible for FPGA power intent and reliability
* Strong hands-on experience with UPF-based power intent definition and verification
* Experience performing power electrical rule checking and debugging power intent violations
* Experience conducting power-up and power-down SPICE simulations at block and system levels
* Experience with system-level power delivery network (PDN) analysis and reliability signoff
* Strong understanding of EM/IR, voltage droop, and power integrity fundamentals
* Demonstrated ability to work cross-functionally to verify, debug, and sign off system-level reliability items
** Preferred Qualifications
*** Master’s degree or PhD in Electrical Engineering or related discipline
* Familiarity with…
To View & Apply for jobs on this site that accept applications from your location or country, tap the button below to make a Search.
(If this job is in fact in your jurisdiction, then you may be using a Proxy or VPN to access this site, and to progress further, you should change your connectivity to another mobile device or PC).
 
 
 
Search for further Jobs Here:
(Try combinations for better Results! Or enter less keywords for broader Results)
Location
Increase/decrease your Search Radius (miles)

Job Posting Language
Employment Category
Education (minimum level)
Filters
Education Level
Experience Level (years)
Posted in last:
Salary